摘要详情

229 / 2021-12-06 17:44:54
Reliability Enhanced Architecture of Compact Advanced Encryption Standard (AES) Processors
Fault Tolerance; Advanced Encryption Standard (AES); Triple Modular Redundancy(TMR); Dynamic Hardware Redundancy(DHR)
Session 3: 热点领域安全
摘要待审
MaYiming / Southeast University; Universit´e Paris-Saclay
CaiHao / Southeast University
NavinerLirida / Département Communications et Électronique
Advanced Encryption Standard(AES) is one of the most popular cryptographic algorithms today, hardware AES architecture is widely used and usually implemented in CMOS technology. However, the downscaling of CMOS technology leads the hardware implemented AES to suffer from low reliability due to permanent faults (PFs) and transient faults (TFs). This paper investigates a reliable architecture for compact ASIC implemented Advanced Encryption Standard processors. We propose a reliability enhanced technique based on the inherent and temporal redundancy. By merging this technique with hardware redundancy schemes, the hybrid architecture can cope with both transient and permanent faults with a low area overhead. Results obtained with 65nm show a good trade-off of the hybrid solution between reliability improvement and area cost.
登录 创建账号 注册参会 提交稿件